## PWM Controlled Step-Up DC/DC Controllers

## GENERAL DESCRIPTION

The XC9101 series are step-up multiple current and voltage feedback DC/DC controller ICs. Current sense, clock frequencies and amp feedback gain can all be externally regulated.
A stable power supply is possible with output currents of up to 1.5 A .
With output voltage fixed internally, Vout is selectable in 100 mV increments within a $2.5 \mathrm{~V} \sim 16.0 \mathrm{~V}$ range ( $\pm 2.5 \%$ ).
For output voltages outside this range, we recommend the FB version, which has a 0.9 V internal reference voltage. Using this version, the required output voltage can be set-up using 2 external resistors.
Switching frequencies can also be set-up externally within a range of $100 \sim 600 \mathrm{kHz}$ and therefore frequencies suited to your particular application can be selected.
With the current sense function, peak currents (which flow through the driver transistor and the coil) can be controlled. Soft-start time can be adjusted using external resistor and capacitor.
During shutdown (CE pin=L), consumption current can be reduced to as little as $0.5 \mu \mathrm{~A}$ (TYP.) or less.

## APPLICATIONS

- Mobile, Cordless phones
- Palm top computers, PDAs
- Portable games
- Cameras, Digital cameras
- Note book PCs


## FEATURES

Stable Operations via Current \& Voltage
Multiple Feedback
Unlimited Options for Peripheral Selection
Current Protection Circuit
Ceramic Capacitor Compatible
Input Voltage Range : 2.5V~20V
Output Voltage Range : 2.5V ~ 16V
(Fixed Voltage Type)
: 30V + (Adjustable Type)
Oscillation Frequency Range
: 100kHz ~ 600kHz
Output Current
: Up to 1.5A
Package
: MSOP-8A, SOP-8

## TYPICAL APPLICATION CIRCUIT



TYPICAL PERFORMANCE CHARACTERISTICS


## PIN CONFIGURATION



SOP-8
(TOP VIEW)

## PIN ASSIGNMENT

| PIN NUMBER |  | PIN NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| MSOP-8A | SOP-8 |  |  |
| 1 | 1 | EX | Current Sense |
| 2 | 2 | Isen | Power Input |
| 3 | 3 | VIN | CE/Soft Start |
| 4 | 4 | CE/SS | Clock Input |
| 5 | 5 | CLK | Phase Compensation |
| 6 | 6 | CC/GAIN | Voltage Sense |
| 7 | 7 | VouT/FB | Ground |
| 8 | 8 | VSS |  |

## -PRODUCT CLASSIFICATION

## -Ordering Information

XC9101(1)(3)(4)(5)6

| DESIGNATOR | DESCRIPTION | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| (1) | Type of DC/DC Controllers | C | : Vout (Fixed voltage type), Soft-start externally set-up |
|  |  | D | : FB voltage, Soft-start externally set-up |
| (2) (3) | Output Voltage | Integer | : e.g. Vout $=2.3 \mathrm{~V} \rightarrow$ (2) $=2$, (3) $=3$ FB products $\rightarrow$ (2) $=0$, (3) $=9$ fixed |
|  |  | A~H | : Voltages above 10 V <br> $\rightarrow 10=A, 11=B, 12=C, 13=D, 14=E, 15=F, 16=H$ e.g. Vout=13.5V $\rightarrow$ (2) $=\mathrm{D}$, (3) $=5$ |
| (4) | Oscillation Frequency | A | : Adjustable |
|  |  | K | : MSOP-8A |
| (5) | Package | S | : SOP-8 |
| (6) | Device Orientation | R | : Embossed tape, standard feed |
|  |  | L | : Embossed tape, reverse feed |

The standard output voltages of the XC9101C series are $2.5 \mathrm{~V}, 3.3 \mathrm{~V}$, and 5.0 V .
Voltages other than those listed are semi-custom.

## BLOCK DIAGRAM



## ABSOLUTE MAXIMUM RATINGS



## IELECTRICAL CHARACTERISTICS

| XC9101C33AKR |  |  |  |  |  | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | SYMBOL | CONDITIONS | MIN. | TYP. | MAX. | UNITS | CIRCUITS |
| Output Voltage | Vout | IOUT $=300 \mathrm{~mA}$ | 3.218 | 3.300 | 3.382 | V | (1) |
| Maximum Operating Voltage | VINmax |  | 20 | - | - | V | (1) |
| Minimum Operating Voltage | VINmin |  | - | - | 2.5 | V | (1) |
| Supply Current 1 | IDD1 | VIN=2.5V, Vout=CE= <br> Setting Output Voltage $\times 0.95 \mathrm{~V}$ | - | 150 | 255 | $\mu \mathrm{A}$ | (2) |
| Supply Current 2 | IDD2 | $\begin{aligned} & \text { VIN }=2.5 \mathrm{~V}, \mathrm{CE}=\mathrm{VIN} \\ & \text { Vout }=\text { Setting Output Voltage } \times 1.05 \mathrm{~V} \end{aligned}$ | - | 90 | 176 | $\mu \mathrm{A}$ | (2) |
| Stand-by Current | ISTB | $\mathrm{VIN}=2.5 \mathrm{~V}, \mathrm{CE}=\mathrm{Vout}=\mathrm{Vss}$ |  | 0.5 | 2.0 | $\mu \mathrm{A}$ | (2) |
| CLK <br> Oscillation Frequency | FOSC | $\mathrm{RT}=10.0 \mathrm{k} \Omega, \mathrm{CT}=220 \mathrm{FF}$ | 280 | 330 | 380 | kHz | (3) |
| Frequency Line Regulation | $\frac{\Delta \mathrm{FOSC}}{\Delta \mathrm{VIN} \cdot \mathrm{FOSC}}$ | $\mathrm{VIN}=2.5 \mathrm{~V} \sim 20 \mathrm{~V}$ | - | $\pm 5$ | - | \% | (3) |
| Frequency Temperature Fluctuation | $\frac{\Delta \text { FOSC }}{\Delta \text { Topr } \cdot \text { FOSC }}$ | $\begin{aligned} & \mathrm{VIN}=2.5 \mathrm{~V} \\ & \mathrm{Topr}=-40 \sim+85^{\circ} \mathrm{C} \end{aligned}$ | - | $\pm 5$ | - | \% | (3) |
| Maximum Duty Cycle | MAXDTY | Vout=Set Voltage $\times 0.95 \mathrm{~V}$ | 79 | 85 | 89 | \% | (4) |
| Minimum Duty Cycle | MINDTY | Vout=Set Voltage $\times 1.05 \mathrm{~V}$ | - | - | 0 | \% | (4) |
| Current Limit Voltage | ILIM | VIn pin voltage-ISEN pin voltage | 90 | 150 | 220 | mV | (6) |
| Isen Current | IIsen | $\mathrm{VIN}=2.5 \mathrm{~V}$, ISEN=2.5V | 4.5 | 7 | 13 | $\mu \mathrm{A}$ | (6) |
| CE "High" Current | ICEH | $\mathrm{CE}=\mathrm{V} \mathrm{IN}=2.5 \mathrm{~V}$, Vout $=0 \mathrm{~V}$ | -0.1 | 0 | 0.1 | $\mu \mathrm{A}$ | (5) |
| CE "Low" Current | ICEL | $\mathrm{CE}=0 \mathrm{~V}, \mathrm{VIN}=2.5 \mathrm{~V}$, Vout $=0 \mathrm{~V}$ | -0.1 | 0 | 0.1 | $\mu \mathrm{A}$ | (5) |
| CE "High" Voltage | Vcen | CLK Oscillation Starts, Vout=OV, CE: Voltage applied | 0.6 | - | - | V | (5) |
| CE "Low" Voltage | Vcel | CLK Oscillation Stops, Vout=0V, CE: Voltage applied | - | - | 0.2 | V | (5) |
| EXT "High" ON Resistance | Rexth | $\begin{aligned} & \mathrm{EXT}=\mathrm{VIN}-0.4 \mathrm{~V}, \mathrm{CE}=\mathrm{V} / \mathrm{N}=2.5 \mathrm{~V} \\ & \text { Vout }=\text { Setting voltage } \times 0.95 \mathrm{~V} \end{aligned}$ | - | 31 | 58 | $\Omega$ | (4) |
| EXT "Low" ON Resistance | Rextl | $\begin{aligned} & \mathrm{EXT}=0.4 \mathrm{~V}, \mathrm{CE}=\mathrm{VIN}=2.5 \mathrm{~V} \\ & \text { Vout }=\text { Setting voltage } \times 1.05 \end{aligned}$ | - | 27 | 45 | $\Omega$ | (4) |
| Efficiency (*1) | EFFI |  | - | 88 | - | \% | (1) |
| Soft-Start Time | Tss | Connect Css and Rss, CE : $0 \mathrm{~V} \rightarrow 2.5 \mathrm{~V}$ | 5 | 10 | 20 | ms | (1) |
| CC/GAIN Pin Output Impedance | Rccgain |  | - | 400 | - | k $\Omega$ | (7) |

Unless otherwise stated, V IN $=2.5 \mathrm{~V}$
NOTE:
*1: EFFI $=\{[($ output voltage $) \times$ (output current) $] \div[($ input voltage $) \times$ (input current) $]\} \times 100$
*2: The capacity range of the capacitor used to set the external CLK frequency is $150 \sim 220 \mathrm{pF}$

## ■ELECTRICAL CHARACTERISTICS (Continued)

XC9101C50AKR
$\mathrm{Ta}=25^{\circ} \mathrm{C}$

| PARAMETER | SYMBOL | CONDITIONS | MIN. | TYP. | MAX. | UNITS | CIRCUITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | Vout | Iout $=300 \mathrm{~mA}$ | 4.875 | 5.000 | 5.125 | V | (1) |
| Maximum Operating Voltage | VINmax |  | 20 | - | - | V | (1) |
| Minimum Operating Voltage | VINmin |  | - | - | 2.5 | V | (1) |
| Supply Current 1 | IDD1 | VIN=3.0V, Vout=CE= <br> Setting Output Voltage $\times 0.95 \mathrm{~V}$ | - | 160 | 270 | $\mu \mathrm{A}$ | (2) |
| Supply Current 2 | IDD2 | $\begin{aligned} & \text { VIN }=3.0 \mathrm{~V}, \mathrm{CE}=\mathrm{VIN} \\ & \text { Vout }=\text { Setting Output Voltage } \times 1.05 \mathrm{~V} \end{aligned}$ | - | 90 | 176 | $\mu \mathrm{A}$ | (2) |
| Stand-by Current | ISTB | $\mathrm{VIN}=3.0 \mathrm{~V}, \mathrm{CE}=\mathrm{VOUT}=\mathrm{VSS}$ | - | 0.5 | 2.0 | $\mu \mathrm{A}$ | (2) |
| CLK <br> Oscillation Frequency | FOSC | $\mathrm{RT}=10.0 \mathrm{k} \Omega, \mathrm{CT}=220 \mathrm{pF}$ | 280 | 330 | 380 | kHz | (3) |
| Frequency Line Regulation | $\frac{\Delta \mathrm{FOSC}}{\Delta \mathrm{VIN} \cdot \mathrm{FOSC}}$ | V IN $=2.5 \mathrm{~V} \sim 20 \mathrm{~V}$ | - | $\pm 5$ | - | \% | (3) |
| Frequency Temperature Fluctuation | $\frac{\Delta \text { FOSC }}{\Delta \text { Topr } \cdot F O S C}$ | $\begin{aligned} & \hline \mathrm{V} / \mathrm{N}=2.5 \mathrm{~V} \\ & \mathrm{Topr}=-40 \sim+85^{\circ} \mathrm{C} \end{aligned}$ | - | $\pm 5$ | - | \% | (3) |
| Maximum Duty Cycle | MAXDTY | Vout $=$ Setting Voltage $\times 0.95 \mathrm{~V}$ | 79 | 85 | 89 | \% | (4) |
| Minimum Duty Cycle | MINDTY | Vout=Setting Voltage $\times 1.05 \mathrm{~V}$ | - | - | 0 | \% | (4) |
| Current Limit Voltage | ILIM | VIN pin voltage - ISEN pin voltage | 90 | 150 | 220 | mV | (6) |
| Isen Current | IISEN | $\mathrm{VIN}=3.0 \mathrm{~V}$, ISEN=3.0V | 4.5 | 7 | 13 | $\mu \mathrm{A}$ | (6) |
| CE "High" Current | IcEH | $\mathrm{CE}=\mathrm{VIN}=3.0 \mathrm{~V}$, Vout $=0 \mathrm{~V}$ | -0.1 | 0 | 0.1 | $\mu \mathrm{A}$ | (5) |
| CE "Low" Current | ICEL | $\mathrm{CE}=0 \mathrm{~V}, \mathrm{VIN}=3.0 \mathrm{~V}$, Vout $=0 \mathrm{~V}$ | -0.1 | 0 | 0.1 | $\mu \mathrm{A}$ | (5) |
| CE "High" Voltage | Vcen | CLK Oscillation Starts, Vout=0V, CE: Voltage applied | 0.6 | - | - | V | (5) |
| CE "Low" Voltage | Vcel | CLK Oscillation Stops, Vout=0V, CE: Voltage applied | - | - | 0.2 | V | (5) |
| EXT "High" ON Resistance | Rexth | $\begin{aligned} & \mathrm{EXT}=\mathrm{V} \text { IN }-0.4 \mathrm{~V}, \mathrm{CE}=\mathrm{VIN}=3.0 \mathrm{~V} \\ & \text { VouT }=\text { Setting voltage } \times 0.95 \mathrm{~V} \end{aligned}$ | - | 27 | 51 | $\Omega$ | (4) |
| EXT "Low" ON Resistance | Rextl | $\begin{aligned} & \hline \mathrm{EXT}=0.4 \mathrm{~V}, \mathrm{CE}=\mathrm{V} / \mathrm{N}=3.0 \mathrm{~V} \\ & \text { VouT }=\text { Setting voltage } \times 1.05 \mathrm{~V} \end{aligned}$ | - | 25 | 37 | $\Omega$ | (4) |
| Efficiency *1 | EFFI |  | - | 87 | - | \% | (1) |
| Soft-Start Time | Tss | Connect Css and Rss, CE: $0 \mathrm{~V} \rightarrow 3.0 \mathrm{~V}$ | - | 5 | - | ms | (1) |
| CC/GAIN Pin Output Impedance | Rccgain |  | - | 400 | - | k $\Omega$ | (7) |

NOTE: Unless otherwise stated, $\mathrm{V} \operatorname{IN}=3.0 \mathrm{~V}$.
*1: EFFI $=\{[($ output voltage $) \times$ (output current) $] \div[$ (input voltage) $\times$ (input current) $]\} \times 100$
*2: The capacity range of the capacitor used to set the external CLK frequency is $150 \sim 220 \mathrm{pF}$

## ■ELECTRICAL CHARACTERISTICS (Continued)

XC9101D09AKR $\quad \mathrm{Ta}=25^{\circ} \mathrm{C}$

| PARAMETER | SYMBOL | CONDITIONS | MIN. | TYP. | MAX. | UNITS | CIRCUITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | Vout | IOUT $=300 \mathrm{~mA}$ | 0.8775 | 0.9 | 0.9225 | V | (1) |
| Maximum Operating Voltage | VINmax |  | 20 | - | - | V | (1) |
| Minimum Operating Voltage | VINmin |  | - | - | 2.5 | V | (1) |
| Supply Current 1 | IDD1 | $\mathrm{V} 1 \mathrm{~N}=2.5 \mathrm{~V}, \mathrm{~V}$ IN $=\mathrm{CE}, \mathrm{FB}=0.9 \times 0.95 \mathrm{~V}$ | - | 150 | 255 | $\mu \mathrm{A}$ | (2) |
| Supply Current 2 | IDD2 | VIN=2.5V, CE=VIN, $\text { Vout }=0.9 \times 1.05 \mathrm{~V}$ | - | 90 | 176 | $\mu \mathrm{A}$ | (2) |
| Stand-by Current | ISTB | $\mathrm{VIN}=2.5 \mathrm{~V}, \mathrm{CE}=\mathrm{FB}=\mathrm{Vss}$ | - | 0.5 | 2.0 | $\mu \mathrm{A}$ | (2) |
| CLK Oscillation Frequency | FOSC | $\mathrm{RT}=10.0 \mathrm{k} \Omega, \mathrm{CT}=220 \mathrm{FF}$ | 280 | 330 | 380 | kHz | (3) |
| Frequency Line Regulation | $\frac{\Delta \mathrm{FOSC}}{\Delta \mathrm{VIN} \cdot \mathrm{FOSC}}$ | $\mathrm{VIN}=2.5 \mathrm{~V} \sim 20 \mathrm{~V}$ | - | $\pm 5$ | - | \% | (3) |
| Frequency Temperature Fluctuation | $\frac{\Delta \mathrm{FOSC}}{\Delta \text { Topr } \cdot \text { FOSC }}$ | $\begin{array}{\|l\|} \hline \mathrm{VIN}=2.5 \mathrm{~V} \\ \text { Topr=}=-40 \sim+85^{\circ} \mathrm{C} \end{array}$ | - | $\pm 5$ | - | \% | (3) |
| Maximum Duty Cycle | MAXDTY | Vout $=0.9 \times 0.95 \mathrm{~V}$ | 79 | 85 | 89 | \% | (4) |
| Minimum Duty Cycle | MINDTY | Vout $=0.9 \times 1.05 \mathrm{~V}$ |  |  | 0 | \% | (4) |
| Current Limiter Voltage | ILIM | VIN pin voltage - Isen pin voltage | 90 | 150 | 220 | mV | (6) |
| IsEn Current | IIsen | $\mathrm{V} \mathrm{IN}=2.5 \mathrm{~V}$, ISEN=2.5V | 4.5 | 7 | 13 | $\mu \mathrm{A}$ | (6) |
| CE "High" Current | ICEH | $\mathrm{CE}=\mathrm{V} / \mathrm{N}=2.5 \mathrm{~V}, \mathrm{FB}=0 \mathrm{~V}$ | -0.1 | 0 | 0.1 | $\mu \mathrm{A}$ | (5) |
| CE "Low" Current | Icel | $\mathrm{CE}=0 \mathrm{~V}, \mathrm{VIN}=2.5 \mathrm{~V}, \mathrm{FB}=0 \mathrm{~V}$ | -0.1 | 0 | 0.1 | $\mu \mathrm{A}$ | (5) |
| CE "High" Voltage | Vcen | CLK Oscillation Start, FB=0V, CE: Voltage applied | 0.6 | - | - | V | (5) |
| CE "Low" Voltage | Vcel | CLK Oscillation Stop, $\mathrm{FB}=0 \mathrm{~V}, \mathrm{CE}$ : Voltage applied | - | - | 0.2 | V | (5) |
| EXT "High" ON Resistance | Rexth | $\begin{aligned} & \mathrm{EXT}=\mathrm{V} \text { IN }-0.4 \mathrm{~V}, \mathrm{CE}=\mathrm{V} \text { IN } \\ & \text { Vout }=\text { Setting voltage } \times 0.95 \mathrm{~V} \end{aligned}$ | - | 31 | 58 | $\Omega$ | (4) |
| EXT "Low" ON Resistance | Rextl | $\begin{aligned} & \text { EXT }=0.4 \mathrm{~V}, \mathrm{CE}=\mathrm{V} \text { IN } \\ & \text { Vout }=\text { Setting voltage } \times 1.05 \mathrm{~V} \end{aligned}$ | - | 27 | 45 | $\Omega$ | (4) |
| Efficiency *1 | EFFI |  | - | 88 | - | \% | (1) |
| Soft-Start Time | Tss | Connect Css and Rss, CE : $0 \mathrm{~V} \rightarrow 2.5 \mathrm{~V}$ | 5 | 10 | 20 | ms | (1) |
| CC/GAIN Pin Output Impedance | Rccgain |  | - | 400 | - | k $\Omega$ | (7) |

NOTE: Unless otherwise stated, V IN $=2.5 \mathrm{~V}$
External Components: RFB1=200k $\Omega$, RFB2=100k $\Omega$, $\mathrm{CFB}^{2}=82 \mathrm{pF}$

[^0]
## ■TYPICAL APPLICATION CIRCUITS

XC9101C33AKR


```
NMOS : XP161A1355PR
Coil : :22\muH(CR105 SUMIDA)
Resistor : 20m \Omega for ISEN (NPR1 KOA), 33k \Omega (trimmer) for CLK, 100k \Omega for SS
Capacitors : 180pF (ceramic) for CLK, 470pF (ceramic) for CC/GAIN, 0.1 \mu F (ceramic) for SS,1 }\mu\textrm{F}\mathrm{ (ceramic) for Bypass
    47 \mu\textrm{F}}\mathrm{ (OS)+220 }\mu\textrm{F}\mathrm{ (any) for CL, 220 }\mu\textrm{F}\mathrm{ (any) for CIN
SD : U3FWJ44N (TOSHIBA)
```


## XC9101C50AKR



NMOS : XP161A1355PR
Coil $\quad: 22 \mu \mathrm{H}$ (CR105 SUMIDA)
Resistor $: 20 \mathrm{~m} \Omega$ for IsEN (NPR1 KOA), $33 \mathrm{k} \Omega$ (trimmer) for CLK, $100 \mathrm{k} \Omega$ for SS
Capacitors : 180pF (ceramic) for CLK, 470pF (ceramic) for CC/GAIN, $0.1 \mu \mathrm{~F}$ (ceramic) for SS, $1 \mu \mathrm{~F}$ (ceramic) for Bypass $47 \mu \mathrm{~F}$ (OS) $+220 \mu \mathrm{~F}$ (any) for CL, $220 \mu \mathrm{~F}$ (any) for CIN
SD : U3FWJ44N (TOSHIBA)

## ■TYPICAL APPLICATION CIRCUITS (Continued)

## XC9101D09AKR

$22 \mu \mathrm{H}$
SD


NMOS : XP161A11A1PR
Coil $\quad: 22 \mu \mathrm{H}$ (CDRH127 SUMIDA)
Resistor $: 10 \mathrm{~m} \Omega$ for ISEN (NPR1 KOA), 33k $\Omega$ (trimmer) for CLK, $150 \mathrm{k} \Omega$ for SS
Capacitors : 180pF (ceramic) for CLK, 470pF (ceramic) for CC/GAIN, $0.1 \mu \mathrm{~F}$ (ceramic) for SS, $1 \mu \mathrm{~F}$ (ceramic) for Bypass $47 \mu \mathrm{~F}$ (OS) $+220 \mu \mathrm{~F}$ (any) for CL, $220 \mu \mathrm{~F}$ (any) for CIN
SD : U5FWJ44N (TOSHIBA)
Vout : 16V
RFB1 : 560k $\Omega$
RFB2 : $33 \mathrm{k} \Omega$
CFB : 27pF

| Vout | $: 20 \mathrm{~V}$ |
| :--- | :--- |
| RFB1 | $: 470 \mathrm{k} \Omega$ |
| RFB2 | $: 22 \mathrm{k} \Omega$ |
| CFB | $: 33 \mathrm{pF}$ |

## ■OPERATIONAL EXPLANATION

Step-up DC/DC converter controllers of the XC9101 series carry out pulse width modulation (PWM) according to the multiple feedback signals of the output voltage and coil current. The internal circuits consist of different blocks that operate at VIN or the stabilized power $(2.0 \mathrm{~V})$ of the internal regulator. The fixed output voltage of the $C$ type and the FB pin voltage $(\mathrm{Vref}=0.9 \mathrm{~V})$ of type D controller have been adjusted and set by laser-trimming.

## <Clock>

With regard to clock pulses, a capacitor and resistor connected to the CLK pin generate ramp waveforms whose top and bottom are 0.7 V and 0.15 V , respectively. The frequency can be set within a range of 100 kHz to 600 kHz externally (refer to the "Functional Settings" section for further information). The clock pulses are processed to generate a signal used for synchronizing internal sequence circuits.

## <Verr amplifier>

The Verr amplifier is designed to monitor the output voltage. A fraction of the voltage applied to internal resistors R1, R2 in the case of a type $C$ controller, and the voltage at the FB pin in the case of a type D controller, are fed back and compared with the reference voltage. In response to feedback of a voltage lower than the reference voltage, the output voltage of the Verr amplifier increases. The output of the Verr amplifier enters the mixer via resistor (RVerr). This signal works as a pulse width control signal during PWM operations. By connecting an external capacitor and resistor through the CE/GAIN pin, it is possible to set the gain and frequency characteristics of Verr amplifier signals (refer to the "Functional Settings" section for further information).

## <lerr amplifier>

The lerr amplifier monitors the coil current. The potential difference between the ViN and Isen pins is sampled at each switching operation. Then the potential difference is amplified or held, as necessary, and input to the mixer. The lerr amplifier outputs a signal ensuring that the greater the potential difference between the Vin and Isen pins, the smaller the switching current. The gain and frequency characteristics of this amplifier are fixed internally.

## <Mixer and PWM>

The mixer modulates the signal sent from Verr by the signal from lerr. The modulated signal enters the PWM comparator for comparison with the sawtooth pulses generated at the CLK pin. If the signal is greater than the sawtooth waveforms, a signal is sent to the output circuit to turn on the external switch.

## <Current Limiter>

The current flowing through the coil is monitored by the limiter comparator via the VIN and ISEN pins. The limiter comparator outputs a signal when the potential difference between the VIN and ISEN pins reaches about 150 mV or more. This signal is converted to a logic signal and handled as a DFF reset signal for the internal limiter circuit. When a reset signal is input, a signal is output immediately at the EXT pin to turn off the MOS switch. When the limiter comparator sends a signal to enable data acceptance, a signal to turn on the MOS switch is output at the next clock pulse. If at this time the potential difference between the VIN and ISEN pins is large, operation is repeated to turn off the MOS switch again. DFF operates in synchronization with the clock signal of the CLK pin.


## <Soft Start>

The soft start function is made available by attaching a capacitor and resistor to the CE/SS pin. The Vref voltage applied to the Verr amplifier is restricted by the start-up voltage of the CE/SS pin. This ensures that the Verr amplifier operates with its two inputs in balance, thereby preventing the ON-TIME signal from becoming stronger than necessary. Consequently, soft start time needs to be set sufficiently longer than the time set to CLK. The start-up time of the CE/SS pin equals the time set for soft start (refer to the "Functional Settings" section for further information). The soft start function operates when the voltage at the CE/SS pin is between 0 V to 1.55 V . If the voltage at the CE/SS pin doesn't start from 0 V but from a mid level voltage when the power is switched on, the soft start function will become ineffective and the possibilities of large rush currents and ripple voltages occuring will be increased.

## -OPERATIONAL EXPLANATION (Continued)

- Functional Settings

1. Soft Start

CE and soft start (SS) functions are commonly assigned to the CE/SS pin. The soft start function is effective until the voltage at the CE pin reaches approximately 1.55 V rising from 0 V . Soft start time is approximated by the equation below according to values of Vcont, Rss, and Css.

$$
T=- \text { Css } \times \text { Rss } \times \text { In ((Vcont-1.55) } / V c o n t)
$$

Example: When Css $=0.1 \mu \mathrm{~F}$, Rss $=470 \mathrm{k} \Omega$, and V cont $=5 \mathrm{~V}$, $T=-0.1 \times 10^{-6} \times 470 \times 10^{3} \times \ln ((5-1.55) / 5)=17.44 \mathrm{~ms}$.


Set the soft start time to a value sufficiently longer than the period of a clock pulse.
> Circuit example 1: N -ch open drain

> Circuit example 2: CMOS logic (low supply current)

> Circuit example 3: CMOS logic (low supply current), quick off


## OPERATIONAL EXPLANATION (Continued)

## -Functional Settings (Continued)

## 2. Oscillation Frequency

The oscillation frequency of the internal clock generator is approximated by the following equation according to the values of the capacitor and resistor attached to the CLK pin. To stabilize the IC's operation, set the oscillation frequency within a range of 100 kHz to 600 kHz . Select a value for Cclk within a range of 150 pF to 220 pF and fix the frequency based on the value for Rclk.

$$
f=1 /(-C c l k \times R c l k \times \operatorname{In} 0.26)
$$

Example: When Cclk $=220 \mathrm{pF}$ and $\mathrm{Rclk}=10 \mathrm{k} \Omega, f=1 /\left(-220 \times 10^{-12} \times 10 \times 10^{3} \times \ln (0.26)\right)=337.43 \mathrm{kHz}$.

3. Gain and Frequency Characteristics of the Verr Amplifier

The gain at output and frequency characteristics of the Verr amplifier are adjusted by the values of the capacitor and resistor attached to the CC/GAIN pin. It is generally recommended to attach a CC of 220 to $1,000 \mathrm{pF}$ without RgAIN. The greater the CC value, the more stable the phase and the slower the transient response. When using the IC with RGAIN connected, it should be noted that if the RGAIN resistance value is too high, abnormal oscillation may occur during transient response time. The size of RGAIN should be carefully evaluated before connection.


## 4. Current Limit

The current limit value is approximated by the following equation according to resistor RsEN inserted between the VIN and ISEN pins. Double function, current FB input and current limiting, is assigned to the ISEN pin. The current limiting value is approximated by the following equation according to the value for RSEN.

## ILpeak_limit $=0.15 /$ RSEN

Example: When RSEN $=100 \mathrm{~m} \Omega$, ILpeak_limit $=0.15 / 0.1=1.5 \mathrm{~A}$


The inside error amplifier sends feedback signal when the voltage occurs at RSEN resisitors because of the flow of coil current in order to phase compensate. The more the Rsen value becomes larger, the more the error signal becomes bigger, and it could lead to an intermittent oscillation. Please be careful if there is a problem with the application. When the regular operation, the voltage which occurs between RSEN resistors because of coil peak should be set lower than the current limit voltage of 90 mV (MIN.). For more details, please refer the notes on the external components.

## ■OPERATIONAL EXPLANATION (Continued)

## -Functional Settings (Continued)

## 5. FB Voltage and CFB

With regard to the XC9101D series, the output voltage is set by attaching externally divided resistors. The output voltage is determined by the equation shown below according to the values of RFB1 and RFB2. In general, the sum of RFB1 and RFB2 should be $1 M \Omega$ or less.

## Vout $=0.9 \times($ RFB1 + RFB2 $) / R F B 2$

The value of CFB (phase compensation capacitor) is approximated by the following equation according to the values of Rfb1 and fzfb. The value of fzfb should be 10 kHz , as a general rule.

$$
C_{F B}=1 /(2 \times \pi \times R F B 1 \times f z f b)
$$

Example: When RFB1 $=455 \mathrm{k} \Omega$ and $\mathrm{RFB} 2=100 \mathrm{k} \Omega:$ Vout $=0.9 \times(455 \mathrm{k}+100 \mathrm{k}) / 100 \mathrm{k}=4.995 \mathrm{~V}$
$C F B=1 /(2 \times \pi \times 455 k \times 10 k)=34.98 p F$


## ■NOTES ON USE

## -Application Notes

1. The XC9101 series are designed for use with an output ceramic capacitor. If, however, the potential difference between input and output is too large, a ceramic capacitor may fail to absorb the resulting high switching energy and oscillation could occur on the output side. If the input-output potential difference is large, connect an electrolytic capacitor in parallel to compensate for insufficient capacitance.
2. The EXT pin of the XC9101 series is designed to minimize the through current that occurs in the internal circuitry. However, the gate drive of external PMOS has a low impedance for the sake of speed. Therefore, if the input voltage is high and the bypass capacitor is attached away from the IC, the charge/discharge current to the external PMOS may lead to unstable operations due to switching operation of the EXT pin.

As a solution to this problem, place the bypass capacitor as close to the IC as possible, so that voltage variations at the VIN and Vss pins caused by switching are minimized. If this is not effective, insert a resistor of several to several tens of ohms between the EXT pin and PMOS gate. Remember that the insertion of a resistor slows down the switching speed and may result in reduced efficiency.
3. A NPN transistor can be used in place of PMOS. If using a PNP transistor, insert a resistor (Rb) and capacitor (Cb) between the EXT pin and the base of the NPN transistor in order to limit the base current without slowing the switching speed. Adjust $R B$ in a range of $500 \Omega$ to $1 \mathrm{k} \Omega$ according to the load and hFE of the transistor. Use a ceramic capacitor for $C_{B}$, complying with $C_{B} \leqq 1 /(2 \times \pi \times R B \times F O S C \times 0.7)$, as a rule.

4. Although the C_CLK connection capacitance range is from $150 \sim 220 \mathrm{pF}$, the most suitable value for maximum stability is around 180 pF .

## ■NOTES ON USE (Continued)

OInstruction on Pattern Layout
(1) In order to stablize VDD's voltage level, we recommend that a by-pass capacitor (CDD) be connected as close as possible to the Vin \& Vss pins.
(2) In order to stablize the GND voltage level which can fluctuate as a result of switching, we suggest that C_CLK's, R_CLK's \& C_GAIN's GND be separated from Power GND and connected as close as possible to the Vss pin (by-pass capacitor, CDD). Please use a multi layer board and check the wiring carefully.

## < XC9101D Series Pattern Layout Examples>

2 Layer Evaluation Board


- Through Hole


## NOTES ON USE (Continued)

OInstruction on Pattern Layout (Continued)
1 Layer Evaluation Board


## - Notes

1. Ensure that the absolute maximum ratings of the external components and the XC9101 DC/DC IC itself are not exceeded.
2. We recommend that sufficient counter measures are put in place to eliminate the heat that may be generated by the external N -ch MOSFET as a result of switching losses.
3. Try to use a N-ch MOSFET with as small a gate capacitance as possible in order to avoid overly large output spike voltages that may occur (such spikes occur in proportion to gate capacitance).
4. The performance of the XC9101 DC/DC converter is greatly influenced by not only its own characteristics, but also by those of the external components it is used with. We recommend that you refer to the specifications of each component to be used and take sufficient care when selecting components.
5. Wire external components as close to the IC as possible and use thick, short connecting wires to reduce wiring impedance. In particular, minimize the distance between the by-pass capacitor and the IC.
6. Make sure that the GND wiring is as strong as possible as variations in ground potential caused by ground current at the time of switching may result in unstable operation of the IC. Specifically, strengthen the ground wiring in the proximity of the Vss pin.

## TEST CIRCUITS

- Circuit (1) (Vout Type)


XC9101C33A R SS: 104k $\Omega$ C-SS : $0.1 \mu \mathrm{~F}$
XC9101C50A R_SS: 138k $\Omega$ C-SS : $0.1 \mu \mathrm{~F}$

- Circuit (2)

- Circuit (4)

- Circuit (6)

- Circuit (1) (FB Type)

- Circuit (3)

- Circuit (5)

- Circuit (7)



## ■TYPICAL PERFORMANCE CHARACTERISTICS

## XC9101D09AKR

(1) Output Voltage vs. Output Current


Vout $=8.0 \mathrm{~V}$, Fosc : 330 kHz
$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{CIN}=220 \mu \mathrm{~F}$ (Electrolytic) $+10 \mu \mathrm{~F}$ (Ceramic) $\mathrm{CL}=40 \mu \mathrm{~F}$ (Ceramic), RSEN $=50 \mathrm{~m} \Omega$, CDD $=1 \mu \mathrm{~F}$ (Ceramic) SD: U3FWJ44N, CGAIN=470pF (Ceramic), Tr: XP161A1355PR


Vout $=5.0 \mathrm{~V}$, Fosc : 180 kHz
$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{CIN}=220 \mu \mathrm{~F}$ (Electrolytic) $+10 \mu \mathrm{~F}$ (Ceramic)
$\mathrm{CL}=40 \mu \mathrm{~F}$ (Ceramic), RSEN $=50 \mathrm{~m} \Omega$, CDD $=1 \mu \mathrm{~F}$ (Ceramic)
SD: U3FWJ44N, CGAIN=470pF (Ceramic), Tr: XP161A1355PR


Vout $=12.0 \mathrm{~V}$, Fosc : 330 kHz
$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{C} \operatorname{IN}=220 \mu \mathrm{~F}$ (Electrolytic) $+10 \mu \mathrm{~F}$ (Ceramic)
CL= $=40 \mu \mathrm{~F}$ (Ceramic), RSEN $=50 \mathrm{~m} \Omega$, CDD $=1 \mu \mathrm{~F}$ (Ceramic) SD: U3FWJ44N, CGAIN=470pF (Ceramic), Tr: XP161A1265PR


TYPICAL PERFORMANCE CHARACTERISTICS (Continued)
XC9101D09AKR
(2) Efficiency vs. Output Current


Vout $=8.0 \mathrm{~V}$, Fosc $: 180 \mathrm{kHz}$
$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{CIN}=220 \mu \mathrm{~F}$ (Electrolytic) $+10 \mu \mathrm{~F}$ (Ceramic)
$\mathrm{CL}=40 \mu \mathrm{~F}$ (Ceramic), $\mathrm{RSEN}=50 \mathrm{~m} \Omega$, $\mathrm{CDD}=1 \mu \mathrm{~F}$ (Ceramic)
SD: U3FWJ44N, CGAIN=470pF (Ceramic), Tr:XP161A1355PR



$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{CIN}=220 \mu \mathrm{~F}$ (Electrolytic) $+10 \mu \mathrm{~F}$ (Ceramic) $C L=40 \mu F$ (Ceramic), RsEN $=50 \mathrm{~m} \Omega, C D D=1 \mu \mathrm{~F}$ (Ceramic) SD: U3FWJ44N, CGAIN=470pF (Ceramic), Tr: XP161A1265PR

## ■TYPICAL PERFORMANCE CHARACTERISTICS (Continued)

## XC9101D09AKR

(3) Ripple Voltage vs. Output Current


Vout $=8.0 \mathrm{~V}$, Fosc $: 330 \mathrm{kHz}$
$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{C}_{\mathrm{IN}}=220 \mu \mathrm{~F}$ (Electrolytic) $+10 \mu \mathrm{~F}$ (Ceramic) $\mathrm{C}_{\mathrm{L}}=40 \mu \mathrm{~F}$ (Ceramic), Rsen $=50 \mathrm{~m} \Omega$, $\mathrm{CdD}_{\mathrm{d}}=1 \mu \mathrm{~F}$ (Ceramic) SD:U3FWJ44N,CGAIN=470pF(Ceramic),Tr:XP161A1355PR


Vout $=3.3 \mathrm{~V}$, Fosc : 180 kHz
$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{CL}_{\mathrm{L}}=94 \mu \mathrm{~F}$ (Tantalum), $\mathrm{CIN}_{\mathrm{N}}=94 \mu \mathrm{~F}$ (Tantalum)
Rsen $=50 \mathrm{~m} \Omega, \mathrm{Cod}=1 \mu \mathrm{~F}$ (Ceramic)
SD:U3FWJ44N,CGAIN=470pF(Ceramic),Tr:XP161A1355PR

Vout $=5.0 \mathrm{~V}$, Fosc $: 180 \mathrm{kHz}$
$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{C} \mathrm{N}=220 \mu \mathrm{~F}$ (Electrolytic) $+10 \mu \mathrm{~F}$ (Ceramic)
$\mathrm{CL}=40 \mu \mathrm{~F}$ (Ceramic), Rsen $=50 \mathrm{~m} \Omega, \mathrm{CDD}=1 \mu \mathrm{~F}$ (Ceramic)
SD:U3FWJ44N, CGAIN=470pF(Ceramic), Tr:XP161A1355PR


Vout $=12.0 \mathrm{~V}$, Fosc : 330 kHz
$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{C} \operatorname{IN}=220 \mu \mathrm{~F}$ (Electrolytic) $+10 \mu \mathrm{~F}$ (Ceramic)
$\mathrm{C}=40 \mu \mathrm{~F}$ (Ceramic), Rsen $=50 \mathrm{~m} \Omega$, $\mathrm{CdD}=1 \mu \mathrm{~F}$ (Ceramic) SD:U3FWJ44N, Cgain=470pF(Ceramic),Tr:XP161A1265PR


Vout $=5.0 \mathrm{~V}$, Fosc $: 180 \mathrm{kHz}$
$\mathrm{L}=22 \mu \mathrm{H}, \mathrm{C}=94 \mu \mathrm{~F}$ (Tantalum), $\mathrm{C} \ln =94 \mu \mathrm{~F}$ (Tantalum)
RSEN $=50 \mathrm{~m} \Omega, \mathrm{CdD}=1 \mu$ F(Ceramic)
SD:U3FWJ44N, CGAIN=470pF(Ceramic),Tr:XP161A1355PR


Note : If the difference between the input and output voltage is large or small, switching ON/OFF time will be shortened. As such, the external components used and their values (inductance value of the coil, resistor connected to CLK, capacitor etc. ) may have a critical influence on the actual operation of the IC.

## ■PACKAGING INFORMATION

- MSOP-8A

-SOP-8



## MARKING RULE

- MSOP-8A


MSOP-8A
(TOP VIEW)
(1)Represents product series

| MARK | PRODUCT SERIES |
| :---: | :---: |
| 4 | XC9101xxxAKx |

(2)Represents type of DC/DC controller

| MARK | TYPE | PRODUCT SERIES |
| :---: | :---: | :---: |
| C | Vout, CE PIN | XC9101CxxAKx |
| D | FB, CE PIN | XC9101D09AKx |

(3)Represents integral number of output voltage, or FB type

| MARK | VOLTAGE (V) | PRODUCT SERIES |
| :---: | :---: | :---: |
| 2 | $2 . x$ | XC9101C2xAKx |
| 3 | $3 . x$ | XC9101C3xAKx |
| 4 | $4 . x$ | XC9101C4xAKx |
| 5 | $5 . x$ | XC9101C5xAKx |
| 6 | $6 . x$ | XC9101C6xAKx |
| 7 | $7 . x$ | XC9101C7xAKx |
| 8 | $8 . x$ | XC9101C8xAKx |
| 9 | $9 . x$ | XC9101C9xAKx |
| 0 | FB products | XC9101D09AKx |
| A | $10 . x$ | XC9101CAxAKx |
| B | $11 . x$ | XC9101CBxAKx |
| C | $12 . x$ | XC9101CCxAKx |
| D | $13 . x$ | XC9101CDxAKx |
| E | $14 . x$ | XC9101CExAKx |
| F | $15 . x$ | XC9101CFxAKx |
| H | $16 . x$ | XC9101CHxAKx |

(4)Represents decimal number of output voltage, FB products (ex.)

| MARK | VOLTAGE (V) | PRODUCT SERIES |
| :---: | :---: | :---: |
| 0 | x.0 | XC9101Cx0AKx |
| 3 | x.3 | XC9101C3xAKx |
| 9 | FB products | XC9101D09AKx |

(5)Represents control type of oscillation frequency

| MARK | TYPE | PRODUCT SERIES |
| :---: | :---: | :---: |
| A | Adjustable Frequency | XC9101xxxAKx |

(6)Represents production lot number

0 to 9, A to Z repeated (G, I, J, O, Q, W excepted).
Note: No character inversion used.

## MARKING RULE (Continued)

-SOP-8


SOP-8 (TOP VIEW)
(1)(2)Represents product series

| MARK |  | PRODUCT SERIES |
| :---: | :---: | :---: |
| $(1)$ | $(2)$ |  |
| 0 | 1 | XC9101xxxASx |

(3)Represents type of DC/DC controller

| MARK | TYPE | PRODUCT SERIES |
| :---: | :---: | :---: |
| C | VOUT, CE pin | XC9101CxxAKx |
| D | FB, CE pin | XC9101D09AKx |

(4)Represents integral number of output voltage, or FB type

| MARK | VOLTAGE <br> (V) | PRODUCT SERIES | MARK | VOLTAGE <br> (V) | PRODUCT SERIES |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 2 | 2.x | XC9101C2xAKx | A | 10.x | XC9101CAxAKx |
| 3 | 3.x | XC9101C3xAKx | B | 11.x | XC9101CBxAKx |
| 4 | 4.x | XC9101C4xAKx | C | 12.x | XC9101CCxAKx |
| 5 | 5.x | XC9101C5xAKx | D | 13.x | XC9101CDxAKx |
| 6 | $6 . \mathrm{x}$ | XC9101C6xAKx | E | 14.x | XC9101CExAKx |
| 7 | 7.x | XC9101C7xAKx | F | 15.x | XC9101CFxAKx |
| 8 | 8.x | XC9101C8xAKx | H | 16.x | XC9101CHxAKx |
| 9 | 9.x | XC9101C9xAKx |  |  |  |
| 0 | FB products | XC9101C09AKx |  |  |  |

(5)Represents decimal number of output voltage, FB type (ex.)

| MARK | VOLTAGE (V) | PRODUCT SERIES |
| :---: | :---: | :---: |
| 0 | x.0 | XC9101Cx0AKx |
| 3 | x.3 | XC9101C3xAKx |
| 9 | FB products | XC9101D09AKx |

(6)Represents control type of oscillation frequency

| MARK | TYPE | PRODUCT SERIES |
| :---: | :---: | :---: |
| A | Variable by external C and R | XC9101xxxAKx |

(7)Represents the last digit of production year

| MARK | YEAR |
| :---: | :---: |
| 0 | 2000 |
| 6 | 2006 |

8)(9Represents production lot number (ex.)

0 to 9 , A to Z repeated (G, I, J, O, Q, W excepted).
Note: No character inversion used.

| MARK |  | PRODUCTION LOT NUMBER |
| :---: | :---: | :---: |
| 8 | 9 |  |
| 0 | 3 | 03 |
| 0 | A | 1 A |

1. The products and product specifications contained herein are subject to change without notice to improve performance characteristics. Consult us, or our representatives before use, to confirm that the information in this catalog is up to date.
2. We assume no responsibility for any infringement of patents, patent rights, or other rights arising from the use of any information and circuitry in this catalog.
3. Please ensure suitable shipping controls (including fail-safe designs and aging protection) are in force for equipment employing products listed in this catalog.
4. The products in this catalog are not developed, designed, or approved for use with such equipment whose failure of malfunction can be reasonably expected to directly endanger the life of, or cause significant injury to, the user.
(e.g. Atomic energy; aerospace; transport; combustion and associated safety equipment thereof.)
5. Please use the products listed in this catalog within the specified ranges.

Should you wish to use the products under conditions exceeding the specifications, please consult us or our representatives.
6. We assume no responsibility for damage or loss due to abnormal use.
7. All rights reserved. No part of this catalog may be copied or reproduced without the prior permission of Torex Semiconductor Ltd.

## TOREX SEMICONDUCTOR LTD.


[^0]:    *1: EFFI $=\{[($ output voltage) $\times$ (output current) $] \div[($ input voltage) $\times$ (input current) $]\} \times 100$
    *2: The capacity range of the capacitor used to set the external CLK frequency is $150 \sim 220 \mathrm{pF}$.

